Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/419
Full metadata record
DC FieldValueLanguage
dc.contributor.authorManchineni, Nagraju-
dc.date.accessioned2009-02-02T09:00:07Z-
dc.date.available2009-02-02T09:00:07Z-
dc.date.issued2005-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/419-
dc.description.abstractComputer manipulation of images is generally defined as Digital image processing (DIP).DIP is used in variety of applications, including video surveillance, target recognition, and image enhancement. Some of the many algorithms used in image processing include Convolution (on which many others are based), edge detection and contrast enhancement. These are usually implemented in software but may use special purpose hardware for speed. With advances in the VLSI technology hardware implementation has become an attractive alternative. Assigning complex computation tasks to hardware and exploiting the parallelism and pipelining in algorithms yield significant speedup in running times. In this thesis the image processing algorithms like median filter, basic morphological operators, convolution and edge detection algorithms are implemented on FPGA. A pipelined architecture of these algorithms is presented.en
dc.language.isoen_USen
dc.publisherInstitute of Technologyen
dc.relation.ispartofseries03MEC008en
dc.subjectEC 2003en
dc.subjectProject Report 2003en
dc.subjectEC Project Reporten
dc.subjectProject Reporten
dc.subject03MECen
dc.subject03MEC008en
dc.subjectVLSI-
dc.title2D Convolver Implementation on FPGA and 16-pt FFT Implementationen
dc.typeDissertationen
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
03MEC008.pdf03MEC0081.41 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.