Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/4363
Title: Analysis and Characterization of Different Comparator Topologies
Authors: Kapadia, Aalay
Savani, Vijay G.
Keywords: Voltage Gain
Output Impedance
Output Voltage Swing
Power Dissipation
EC Faculty Paper
Faculty Paper
ITFEC024
Issue Date: Dec-2012
Publisher: IJSTR
Series/Report no.: ITFEC024-7
Abstract: Comparator is one of the most important analog circuits required in many analog integrated circuits. It is used for the comparison between two different or same electrical signals. The design of Comparator becomes an important issue when technology is scaled down. Due to the non-linear behavior of threshold voltage (VT) when technology is scaled down, performance of Comparator is affected. Many versions of comparator are proposed to achieve desirable output in sub-micron and deep sub-micron technologies. The selection of particular topology is dependent upon the requirements and application. In this paper, we have shown the implementation of different topologies in 0.5 μm technology using the Mentor Graphics Tool. We have done the pre-layout simulation of two different topologies. We have performed DC, AC and transient analysis. We have also calculated output impedance. We have prepared a comparative analysis about them.
Description: International Journal Of Scientific & Technology Research, Vol. 1 (11), December, 2012, Page No. 102 - 106
URI: http://10.1.7.181:1900/jspui/123456789/4363
ISSN: 2277-8616
Appears in Collections:Faculty Papers, EC

Files in This Item:
File Description SizeFormat 
ITFEC024-7.pdfITFEC024-7492.9 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.