Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/4722
Title: Formal Equivalence Verification For Vlsi Design
Authors: Modi, Navni
Keywords: EC 2012
Project Report
Project Report 2012
EC Project Report
EC (VLSI)
VLSI
VLSI 2012
12MEC
12MECV
12MECV36
Issue Date: 1-Jun-2014
Publisher: Institute of Technology
Series/Report no.: 12MECV36;
Abstract: Verification of any design consumes about 70% of the total turnaround time of design process. Thus different tools and flows are been developed to reduce the time required for verification. All the inputs required for the tool are generated by the flow, a wrapper around the tool. Verification gets easily done if the flow is tool friendly and generates all the required files by tool in proper format. This report details the ways that can be used to reduce the time of verification. As a result of which the total time of design process can be reduced. Verification is done between two different designs either at same abstract level or at different abstract levels. It is observed that the run-time decreased by increasing the auto- mapping in the flow for the constraints picked by tools. All the solutions concluded by this project are applicable for functional unit block (FUB) and sub-section level FEV.
URI: http://hdl.handle.net/123456789/4722
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
12MECV36.pdf12MECV36747.85 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.