Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/4728
Full metadata record
DC FieldValueLanguage
dc.contributor.authorVaderiya, Yagensh D.-
dc.date.accessioned2014-08-06T12:20:38Z-
dc.date.available2014-08-06T12:20:38Z-
dc.date.issued2014-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/4728-
dc.description.abstractThe electro migration effect within current-density-stressed signal and power lines is an important reliability and design problem in sub-micron IC designs. It is therefore necessary to consider electro migration-related design parameters as early as possible in the physical design flow. With technology scaling down for integrated circuits, electro-migration (EM) has become a serious chronic pitfall under deep sub-micron process. It not only affects power distribution network, but also impart impact on clock/signal interconnection. So clock/signal EM deserves more attention. In principle, EM violations are caused by high current density which is related to routing width, metal width and length, operating frequency, operating temperature, transition, load and so on. These factors affect with each other and determine the performance of the IC. This project based on to develop methodology to predict electro-migration in Memory Compiler. Firstly, detailed analysis of each factor related to clock/signal EM is done. Secondly, based on IC Compiler architecture, some methods are proposed to predict clock/ signal EM violations based on certain corner data present in database. We have mathematically modeled dependency of electro-migration on various physical and operating parameters to predict the EM violation of any Memory instance belongs to similar architecture by using VBA environment.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries12MECV29;-
dc.subjectEC 2012en_US
dc.subjectProject Reporten_US
dc.subjectProject Report 2012en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (VLSI)en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2012en_US
dc.subject12MECen_US
dc.subject12MECVen_US
dc.subject12MECV29en_US
dc.titleStudy of Electro Migration in Full Custom ASIC Design and Develop Assessment Methodologyen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
12MECV29.pdf12MECV293.99 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.