Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/4729
Title: Electrical Characterization Of Storage Interfaces In ATOM Based SOCs
Authors: Vyas, Udit P.
Keywords: EC 2012
Project Report
Project Report 2012
EC Project Report
EC (VLSI)
VLSI
VLSI 2012
12MEC
12MECV
12MECV27
Issue Date: 1-Jun-2014
Publisher: Institute of Technology
Series/Report no.: 12MECV27;
Abstract: The amount of Analog circuits in the processor and chipset is continuously increasing due to implementation of complex interconnect protocols which operates at very high speeds. Analog validation of the design block is required for the design team to characterize the behavior of the circuits on the silicon and they should meet the specifcation. As the complexity of the design block increases, the number of tests to be done also increases. The automation of these tests is part of electrical validation and it will effectively reduce the time required in Validation phase of the Product Development Life-Cycle with reduced man power. In this project effort has been made to enhance the features of electrical validation for storage interfaces i.e. SD, eMMC with combination of python scripts and with prodigy software supported in Tektronix scope. Project includes timing parameters, signal integrity validation and system marginality validation for storage interfaces and also for the PLL and system clocks interfaces .
URI: http://hdl.handle.net/123456789/4729
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
12MECV27.pdf12MECV272.76 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.