Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/4730
Full metadata record
DC FieldValueLanguage
dc.contributor.authorVerma, Mohit-
dc.date.accessioned2014-08-06T12:25:46Z-
dc.date.available2014-08-06T12:25:46Z-
dc.date.issued2014-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/4730-
dc.description.abstractProcessor performance is being governed by the ever decreasing chip sizes, in spite of a significant increase in the number of transistors constituting the chip. Designing of the microprocessor block is basically done by two ways a) Data Path, b) RTL to Layout. In Data path we have to do manually synthesis, oorplan, and placement. In RTL to Layout synthesis, oorplanning, placement, clock tree synthesis, routing is done by automated tools. By RTL to Layout ow we can constrain routing till some particular metal layer so that we can save power of the circuit. There are also some tool related commands which can be useful for the design for the synthesis, oorplan, placement, clock tree synthesis, routing. We can also use blockages for the placement of the cells as required. So by RTL to Layout ow way we can reduce the efforts compared to the data path way.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries12MECV26;-
dc.subjectEC 2012en_US
dc.subjectProject Reporten_US
dc.subjectProject Report 2012en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (VLSI)en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2012en_US
dc.subject12MECen_US
dc.subject12MECVen_US
dc.subject12MECV26en_US
dc.titleReduction of Power in High Speed Control Logic using Automated Design Toolsen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
12MECV26.pdf12MECV261.71 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.