Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/4742
Title: Challenges In Subsystem Verification
Authors: Lahoti, Pravin Kumar Omprakash
Keywords: EC 2012
Project Report
Project Report 2012
EC Project Report
EC (VLSI)
VLSI
VLSI 2012
12MEC
12MECV
12MECV14
Issue Date: 1-Jun-2014
Publisher: Institute of Technology
Series/Report no.: 12MECV14;
Abstract: The project deals with the verification environment present in a system on chip design. The project is the part of the Intel’s IP Subsystem based project which aims to integrate various IP’s to a main Intel processor to achieve a smart and power efficient design. The key goal of this project is to perform UART and UART BFM verification and quality improvement of UART BFM. Along with this improve the UART functional coverage and code coverage. The project also includes planning for test plan review and finding holes along with Test bench or case review. The functionality of UART and its BFM is validated through the various test cases written in C and hardware languages like system Verilog and OVM (Open Verification Methodology) along with the simulation results. Writing of assertions to check the UART protocol and analyzed the assertions.
URI: http://hdl.handle.net/123456789/4742
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
12MECV14.pdf12MECV14716.47 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.