Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/4746
Title: Design and Verification of DDR IP Memory Controller
Authors: Gajjar, Sanket
Keywords: EC 2012
Project Report
Project Report 2012
EC Project Report
EC (VLSI)
VLSI
VLSI 2012
12MEC
12MECV
12MECV08
Issue Date: 1-Jun-2014
Publisher: Institute of Technology
Series/Report no.: 12MECV08;
Abstract: The aim of this study is to investigate the different problems associated with the design and implementation of a DDR3 SDRAM Controller with standard interfaces AXI and AHB for data and register access respectively. In industry one of the biggest challenges is to verify such complex IPs and even if the IP is pre verified then also the SoC teams need to verify the IP. In order to facilitate reuse of verification infrastructure the standard testbench methodology, Accellera Universal Verification Methodology (UVM) is used. This methodology is supported by all the major simulator vendors like Synopsys, Cadence and Mentor Graphics. The study also focuses on how to partition such big designs and makes the design parameterized, so that various different implementations can be tried out. The data paths and control paths are implemented as separate blocks. The design provides several hooks for future enhancements and commercialization. The report highlights design issues and proposes solutions to problems like data resynchronization and how to phase shift the data strobe.
URI: http://hdl.handle.net/123456789/4746
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
12MECV08.pdf12MECV081.12 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.