Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/4779
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Apurva, Vinod | - |
dc.date.accessioned | 2014-08-11T08:46:21Z | - |
dc.date.available | 2014-08-11T08:46:21Z | - |
dc.date.issued | 2014-06-01 | - |
dc.identifier.uri | http://hdl.handle.net/123456789/4779 | - |
dc.description.abstract | The aim of the project 'Advanced Processor Architecture Design' is to indigenously design high performance processors. A single-issue, dynamically scheduled, out-of-order speculative processor was first designed. This processor, referred to as the scalar processor aims to execute one instruction every clock cycle. This design was then enhanced to a 2-issue, dynamically scheduled, out-of-order speculative processor. This is referred to as the 2-issue superscalar processor and its aim is to execute two instructions every clock cycle. Both these processors have been developed using the Verilog HDL language in the Xilinx Integrated Software Environment (ISE). They have been tested and simulated using the ISim simulator which is a part of the Xilinx ISE. These processors have finally been implemented on the Virtex-5 Field Programmable Gate Array (FPGA). The implementation on the hardware has been verified using the Chipscope Pro software. A few simple programs have been simulated on both the processors. These programs have also been executed on the processors, implemented on the FPGA. The results obtained from both these modes are the same. These results are also functionally correct. These results indicate that both the scalar and the 2-issue superscalar processor lean towards achieving their ideal performance of executing one and two instructions respectively, every clock cycle. | en_US |
dc.publisher | Institute of Technology | en_US |
dc.relation.ispartofseries | 12MECE27; | - |
dc.subject | EC 2012 | en_US |
dc.subject | Project Report | en_US |
dc.subject | Project Report 2012 | en_US |
dc.subject | EC Project Report | en_US |
dc.subject | EC (ES) | en_US |
dc.subject | Embedded Systems | en_US |
dc.subject | Embedded Systems 2012 | en_US |
dc.subject | 12MEC | en_US |
dc.subject | 12MECE | en_US |
dc.subject | 12MECE27 | en_US |
dc.title | Advanced Processor Architecture Design | en_US |
dc.type | Dissertation | en_US |
Appears in Collections: | Dissertation, EC (ES) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
12MECE27.pdf | 12MECE27 | 8.83 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.