Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/4869
Title: IRNSS Navigation Processing and User Interface for Different Platforms
Authors: Parikh, Pratik
Keywords: Computer 2012
Project Report 2012
Computer Project Report
Project Report
12MICT
12MICT39
ICT
ICT 2012
CE (ICT)
Issue Date: 1-Jun-2014
Publisher: Institute of Technology
Series/Report no.: 12MICT39;
Abstract: A GPS receiver based on FPGA and MicroBlaze was developed[4].SAC, ISRO also developed same kind of receiver based of its satellite IRNSS-A. This kind of GPS receiver is made up of a RF Front-End and FPGA, with and Xilinx Kintex board. The RF Front-End receives the IRNSS signal and converts it to IF signal which is transferred to FPGA .The correlators array, C/A code generator, C/A code DCO and carrier DCO were analyzed and designed with Verilog hardware description language on FPGA[4][6].The algorithm of acquisition and tracking of GPS signal were discussed and implemented with MicroBlaze soft processor core. Meanwhile, the MicroBlaze soft processor core is responsible for communicating with FPGA user logic via the interface. In Xilinx Kintex board soft core is used that works quite slowly than hardware. To avoid performance issue Xilinx ZYNQ board is be used. It contains FPGA and two Cortex A9 arm processor on board. Here the entire requirements to implement a IRNSS receiver are on hardware so performance and e_ciency is increased. Xlinix ZYNQ board is compact in size and highly powerful than earlier design of a Microblaze and FPGA.
URI: http://hdl.handle.net/123456789/4869
Appears in Collections:Dissertation, CE (ICT)

Files in This Item:
File Description SizeFormat 
12MICT39.pdf12MICT393.35 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.