Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/5931
Full metadata record
DC FieldValueLanguage
dc.contributor.authorHemnani, Divyang-
dc.date.accessioned2015-08-10T08:28:53Z-
dc.date.available2015-08-10T08:28:53Z-
dc.date.issued2015-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/5931-
dc.description.abstractAs we know that semiconductor technology is shrinking day by day, so verification after each step is very important. To deliver a SoC with very less time for design & verification, suitable verification methodology has to be chosen to minimize verification time and to obtain better performance. Verification is involved at each and every step of the designing and developing of the chip so it takes more than 70% time of the total project cycle. An IP (Intellectual Property) is designed and then verified at RTL level & Gate level for its functionality correctness. Automation tools are required to minimize required time for verification of an IP. In ASIC design flow from design to chip tape-out a standard approach is used for SoC verification. In these approaches Hardware Verification Languages (HVL) are use. In new verification methodology system Verilog is used which is based on IEEE standard. To write efficient test-bench, Library and package oriented features are used. Also different approaches of Verification are displayed. UVM based class library gives building blocks used for quickly setup of reusable and well-constructed verification components. Also UVM is used to develop test environments using System Verilog. In the present thesis UVM based development of verification IP of CAN controller is explained. This VIP can be plugged in to SoC level environment. At last Ethernet controller is discussed with PPS pulse generation feature briefly explained.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries13MECC06;-
dc.subjectEC 2013en_US
dc.subjectProject Reporten_US
dc.subjectProject Report 2013en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (Communication)en_US
dc.subjectCommunicationen_US
dc.subjectCommunication 2013en_US
dc.subject13MECCen_US
dc.subject13MECC06en_US
dc.titleSoC Verification of Digital IPs for Automotive Productsen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (Communication)

Files in This Item:
File Description SizeFormat 
13MECC06.pdf13MECC061.47 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.