Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/5974
Title: Assertion based Verification of STBUS
Authors: Patel, Vaishaliben
Keywords: EC 2013
Project Report
Project Report 2013
EC Project Report
EC (VLSI)
VLSI
VLSI 2013
13MEC
13MECV
13MECV19
Issue Date: 1-Jun-2015
Publisher: Institute of Technology
Series/Report no.: 13MECV19;
Abstract: As technology advances, design size and functional complexity increases. Thus, the effort required to verify chip also increases even more faster rate. Thus, verification of chip with high density and functionality is a very time consuming due to elusive bugs and functional verification complexity. It is estimated that over 70% of design cycle for any new design is spent in the verification process. Assertion based Verification improves design quality and verification productivity. Here, 94 SystemVerilog Assertion Checks are added in Verification IP of STBUS (a widely used bus protocol from STMicroelectronics) for Simulation based Assertion Verification. From them, 100% assertions are covered, all assertions passed and none failed.
URI: http://hdl.handle.net/123456789/5974
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
13MECV19.pdf13MECV192.31 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.