Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/6662
Full metadata record
DC FieldValueLanguage
dc.contributor.authorVasoya, Chirag kumar-
dc.date.accessioned2016-07-18T07:27:48Z-
dc.date.available2016-07-18T07:27:48Z-
dc.date.issued2016-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/6662-
dc.description.abstractFunctional verification is a key aspect in verifying microprocessors.Manual verifica- tion doesnt ensure all Architectures have been verified with all possible corner cases. The rapid development in microprocessors demand a fast and automatic stimulus generator which ensure to meet the given constraints and randomly produce enormous numbers of stimulus for functional verification of processor.The generator should be smart enough to take constraints from user and try to generate the feasible,random stimulus depending on underlying architecture.The generator should be aware of the limitations of micropro- cessor architecture and should incrementally generate the stimulus depending upon the current state of the microprocessor RTL state. The proposed work is to develop random stimulus and associated environment for asynchronous events like interrupt and abort.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries14MCEC28;-
dc.subjectComputer 2014en_US
dc.subjectProject Report 2014en_US
dc.subjectComputer Project Reporten_US
dc.subjectProject Reporten_US
dc.subject14MCEen_US
dc.subject14MCECen_US
dc.subject14MCEC28en_US
dc.subjectFunctional verificationen_US
dc.subjectRandom Stimulus Generationen_US
dc.subjectRTLen_US
dc.subjectAsynchronous ARM Eventsen_US
dc.titleRandom Stimulus Development for Asynchronous Events of an Armcoreen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, CE

Files in This Item:
File Description SizeFormat 
14MCEC28.pdf14MCEC281.98 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.