Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/6662
Title: Random Stimulus Development for Asynchronous Events of an Armcore
Authors: Vasoya, Chirag kumar
Keywords: Computer 2014
Project Report 2014
Computer Project Report
Project Report
14MCE
14MCEC
14MCEC28
Functional verification
Random Stimulus Generation
RTL
Asynchronous ARM Events
Issue Date: 1-Jun-2016
Publisher: Institute of Technology
Series/Report no.: 14MCEC28;
Abstract: Functional verification is a key aspect in verifying microprocessors.Manual verifica- tion doesnt ensure all Architectures have been verified with all possible corner cases. The rapid development in microprocessors demand a fast and automatic stimulus generator which ensure to meet the given constraints and randomly produce enormous numbers of stimulus for functional verification of processor.The generator should be smart enough to take constraints from user and try to generate the feasible,random stimulus depending on underlying architecture.The generator should be aware of the limitations of micropro- cessor architecture and should incrementally generate the stimulus depending upon the current state of the microprocessor RTL state. The proposed work is to develop random stimulus and associated environment for asynchronous events like interrupt and abort.
URI: http://hdl.handle.net/123456789/6662
Appears in Collections:Dissertation, CE

Files in This Item:
File Description SizeFormat 
14MCEC28.pdf14MCEC281.98 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.