Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/6875
Title: Development of A Verification Methodology to Verify SRAM Models Using SV-UVM
Authors: Shah, Charmi
Keywords: EC 2014
Project Report
Project Report 2014
EC Project Report
EC (Communication)
Communication
Communication 2014
14MECC
14MECC22
Issue Date: 1-Jun-2016
Publisher: Institute of Technology
Series/Report no.: 14MECC22;
Abstract: To verify different kind of memories, different verification environment are being developed which is time consuming process.These memories are hard macros which are deliver to customer in different views and used them at SOC level design. As all the views of the IP have to be extensively verified to make all the views align with the IP's specifications before releasing it out.This verification should be done in functional way as well as in terms of timing also, As set up and hold violations are being performed big part at pico seconds also. Using System Verilog and UVM methodology, a manageable and reusable verification environment can be developed which is based on higher abstraction level. This methodology gives greater edibility for generating constrained random stimuli which is very much required to cover the maximum design space. This project develop a generic verification environment using System Verilog and UVM methodology, which is targeted for the verification of different kinds of memories such as ROM, SRAM Single port and Dual port in functional as well as timing constraints having its own features and Architectures.
URI: http://hdl.handle.net/123456789/6875
Appears in Collections:Dissertation, EC (Communication)

Files in This Item:
File Description SizeFormat 
14MECC22.pdf14MECC222.01 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.