Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/6914
Full metadata record
DC FieldValueLanguage
dc.contributor.authorShah, Niyati-
dc.date.accessioned2016-08-24T09:12:47Z-
dc.date.available2016-08-24T09:12:47Z-
dc.date.issued2016-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/6914-
dc.description.abstractThe continuous improvement in design methodologies and processes has made possible the creation of huge and complex design system. At the same time, reduced time to market does not provide the sufficient time to make the design completely bug free. The verification engineers need to verify the design in minimum amount of time so that the chip is produced within the time to market period and that too keep the amount of error as minimum as possible. The existing verification techniques ensure a correct Intellectual property (IP) but a coverage driven verification (CDV) is always preferable that uses functional coverage approach to minimize test cases and hence improve the verification process. As the designs are pushing towards reusable environment so must the verification environment. Verification takes almost 70% of design time, therefore verification engineers need to use same reusable verification environment so that verification does not become bottleneck. That is where the concept of VIP comes. In built tests gives jump start in achieving desired coverage goal. UVM (Universal Verification Methodology) introduce a reconfigurable and scalable platform to facilitate a high reusability both in IP level and SoC (System on Chip) level subsystem. UVM supports generation of constraint random stimulus to hit corner case of the design under verification (DUV) and bus protocol based design to create high level test benches that are adaptive and reactive. Sometimes chips are too big to verify with simulation. Simulating a design with millions of logic gates requires hardware assisted verification environment that is Accelerated Verification Intellectual Property (AVIP). Dual top environment enables high speed achievement that is hundreds to thousand times greater than what we had with normal simulation. AVIP makes hardware assisted verification easier and more productive by separating timed and untimed tasks on software and hardware respectively.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries14MECE24;-
dc.subjectEC 2014en_US
dc.subjectProject Reporten_US
dc.subjectProject Report 2014en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (ES)en_US
dc.subjectEmbedded Systemsen_US
dc.subjectEmbedded Systems 2014en_US
dc.subject14MECen_US
dc.subject14MECEen_US
dc.subject14MECE24en_US
dc.titleDevelopment of Accelerated VIP of AMBA APB and AXI Protocolen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (ES)

Files in This Item:
File Description SizeFormat 
14MECE24.pdf14MECE242.48 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.