Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/6937
Title: MIMFIF (Multi Instantiated Multiple FUB Integration Flow)
Authors: Patel, Karan
Keywords: EC 2014
Project Report
Project Report 2014
EC Project Report
EC (VLSI)
VLSI
VLSI 2014
14MEC
14MECV
14MECV16
Issue Date: 1-Jun-2016
Publisher: Institute of Technology
Series/Report no.: 14MECV16;
Abstract: Modern ASIC designs having ultra-deep sub-micron processes, for this type of technology node, layout had very important role to play. Full chip layout is hierarchical structure. Full chip is made up of sections, section is made up of FUBs (Functional Unit Block), FUB is made up of Standard cells. FUB Integration Flow is useful to integrate the FUB inside section. It basically load the FUB inside section, then perform hook power on it and check for the opens, DRC (Design Rule Check), Collisions, Design for manufacturability, etc... One section had many FUBs to integrate in cyclic manner. This process is time consuming, So MIMFIF is being proposed which can integrate FUB in parallel and saves the time. MIMFIF will take very less time compare to single FUB integration flow.
URI: http://hdl.handle.net/123456789/6937
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
14MECV16.pdf14MECV162.49 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.