Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/6950
Full metadata record
DC FieldValueLanguage
dc.contributor.authorUpadhyaya, Tanvi-
dc.date.accessioned2016-09-02T08:57:20Z-
dc.date.available2016-09-02T08:57:20Z-
dc.date.issued2016-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/6950-
dc.description.abstractWith the advent of increasingly complex systems, the use of traditional power estimation approaches is rendered infeasible due to extensive simulation times. Hardware accelerated power emulation techniques, performing power estimation as a by-product of functional emulation, are a promising solution to this problem. However, only little attention has been awarded so far to the problem of devising a generic methodology capable of automatically enabling the power emulation of a given system-under-test. In this paper, we propose an automated power characterization and modeling methodology for high level power emulation. Our methodology automatically extracts relevant model parameters from training set data and generates an according power model. The number of memory instances per chip is increasing rapidly. To support the full range of process, voltage and temperature corners (PVTs) and the sensitivity to process variation, the number of data points per characterization run is growing exponentially. For dynamic power and leakage characterization, the advantages of proposed technique over the existing flow are capability to simulate bigger memory blocks, faster post-layout simulation and 30x runtime improvement when compared to existing solution with 0.8% accuracy trade off.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries14MECV29;-
dc.subjectEC 2014en_US
dc.subjectProject Reporten_US
dc.subjectProject Report 2014en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (VLSI)en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2014en_US
dc.subject14MECen_US
dc.subject14MECVen_US
dc.subject14MECV29en_US
dc.titleAccuracy And Runtime Improvement Techniques For Power Characterization Of Compiled Memory Arrays For Soc Platformsen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
14MECV29.pdf14MECV291.72 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.