Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/6951
Title: DFT Verification and Pattern Simulation for Analog IP
Authors: Patel, Urmish
Keywords: EC 2014
Project Report
Project Report 2014
EC Project Report
EC (VLSI)
VLSI
VLSI 2014
14MEC
14MECV
14MECV30
Issue Date: 1-Jun-2016
Publisher: Institute of Technology
Series/Report no.: 14MECV30;
Abstract: Nowadays, System-on-chip (SoC) becomes more complex. SoC have large number of core and various IP. Physical dimension of devices are also deceasing as well. Due to smaller dimension it is difficult to access the test point. Here DFT techniques come to picture. Increasing coverage (Access all components of SoC in stand- alone mode or functional mode) and decreasing test cost is very emerging topic in research areas. Adding extra module DFT module in SoC also requires conventional verification. DFT module increase complexity of SoC but it help to generate specific test vector which helps reducing test pattern ultimate reducing the chip cost. There are various DFT techniques like BIST, MBIST and scan chain insertion. Here we seen how to test the standalone analog IP through TCU and pattern simulation for various fault model.
URI: http://hdl.handle.net/123456789/6951
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
14MECV30.pdf14MECV302.79 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.