Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/799
Title: Layout Design Of Memory and Standard Cells in 65nm Technology
Authors: Andhariya, Biren
Keywords: EC 2007
Project Report 2007
EC Project Report
Project Report
07MEC
07MEC004
VLSI
VLSI 2007
Issue Date: 1-Jun-2009
Publisher: Institute of Technology
Series/Report no.: 07MEC004
Abstract: The layout phase is most critical in the design of integrated circuits (IC’s) because of the cost of the phase itself, since it involves expensive tools and a large amount of human intervention, and also because of the consequences for production cost. Several approaches are used that need more or less computer and/or man time. The compromise is difficult because of the number of parameters to be taken into account. As the device size shrinks to nanometer scale and the integration level exceeds well over giga scale, the landscape of technology developments has become very different from the past. The variability, for example, becomes a critical issue not only for performance, but also for production yield. The problems, which have been seen as secondary for long time, suddenly come into play and will grow according to the device size reduction. The solution is DFM, Design for Manufacturing. The DFM will not be done without collaborations between various technology parties, such as process, design, mask, EDA, and so on. The DFM will give us a big challenge and opportunity in nanometer era.
URI: http://hdl.handle.net/123456789/799
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
07MEC004.pdf07MEC0044.25 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.