Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/807
Title: Development and Implementation Of IP Core Of PSK Modulator
Authors: Prajapati, Pankaj
Keywords: EC 2007
Project Report 2007
EC Project Report
Project Report
07MEC
07MEC014
VLSI
VLSI 2007
Issue Date: 1-Jun-2009
Publisher: Institute of Technology
Series/Report no.: 07MEC014
Abstract: Digital Modulation techniques are essential to many digital communication systems, whether it is a telephone system, a mobile cellular communication system, or a satellite communication system. The demand for a high bit rate data transmission in space applications has been rapidly increasing specially where one deals with earth observing missions. Several modulation techniques for digital transmission have recently been investigated for the purpose of achieving narrow signal spectra with power concentrated within a given bandwidth. While designing a communication system, particularly a satellite communication system, special attention is needed to use the primary resources viz., the transmitted power and channel bandwidth. Space communication links is power limited. Phase Shift Keying (PSK) modulation scheme is best suited for satellite communication since power required is optimum. The main objective of this project is to develope and implement IP Core of PSK Modulator on FPGA. This project work covers all the design and implementation details of the BPSK and QPSK Modulator. Commercial off-the-shelf (COTS) modules are used for practical study and analysis of BPSK/QPSK Modulation. The MATLAB modeling of BPSK and QPSK Modulator is performed to help the VHDL part design. The Register Transfer Level (RTL) Design of the PSK Modulator is performed using VHDL. Test Bench is developed to simulate the IP Core. The simulation result of BPSK and QPSK Modulator using MATLAB Simulink Tool Box, MATLAB coding and VHDL coding are analysis and discussed. This IP Core is implemented on XCV1000bg-6 Virtex FPGA. In addition, simulation results of VHDL Model are compared with output captured on Chipscope and Logic analyzer.
URI: http://hdl.handle.net/123456789/807
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
07MEC014.pdf07MEC0143.14 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.