Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/8541
Title: | Strategies & Methodology Addressing Low Power Design Challenges |
Authors: | Gang, Aditi |
Keywords: | EC 2015 Project Report Project Report 2015 EC Project Report EC (VLSI) VLSI VLSI 2015 15MEC 15MECV 15MECV01 |
Issue Date: | 1-Jun-2017 |
Publisher: | Institute of Technology |
Series/Report no.: | 15MECV01; |
Abstract: | With the increase in portable devices and shrinking of technology nodes, power has become a major design criteria. At present both static and dynamic power dissipation are of major concerns and to overcome these, new techniques and standards are getting introduced .Design complexity has increased significantly and hence the use of EDA tools have become inevitable. Introduction of Unified Power Format and consolidation of power techniques in EDA tools has helped the designers to understand power architecture ,reduce power dissipation in design and compute pre-silicon power before the design is fabricated. This objective of the project is to address the challenges faced while implementing the methodologies related to power reduction used at different design levels and address those gaps by implementing them on reference design and ow ushing them through a predefined ASIC design ow. Lastly, Qualifying the power data and the collateral obtained is important before integrating an IP into a SOC which can be done by implementing quality checks on them. This task can be made simpler by creating automated power checks. |
URI: | http://10.1.7.192:80/jspui/handle/123456789/8541 |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
15MECV01.pdf | 15MECV01 | 3.08 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.