Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/8574
Title: FPGA Based CCD Timing Generator
Authors: Sharma, Ekta
Keywords: EC 2015
Project Report
Project Report 2015
EC Project Report
EC (VLSI)
VLSI
VLSI 2015
15MEC
15MECV
15MECV09
Issue Date: 1-Jun-2017
Publisher: Institute of Technology
Series/Report no.: 15MECV09;
Abstract: The Charge Coupled Device (CCD) is a major piece of technology in digital imaging. It is used in imaging satellites for different types of applications like earth observations, minerals mapping, cartography, space astronomy etc. As compare to CMOS Detectors, It provides lower noise and higher dynamic range. There are different types of CCD architectures and each requires a Timing Generator to operate it. The signals required by the CCDs are not a fixed frequency clocks that is why it cannot be generated using crystal based clock generators. The clocks frequency is also dependent of Variable Integration Time (VIT) settings. So, a Programmable Timing Generator required for generating clocks for different VIT values. A CCD Timing Generator with fixed integration time, a Programmable Timing Generator with variable integration time and its various components are designed simulated in Libero SoC v11.2 using Verilog Hardware Description Language (Verilog HDL). The design is targeted to A3P250-VQ100M Microsemi FPGA. A programmable interface is developed to supply value of Integration Time using micro controller to Timing Generator.
URI: http://10.1.7.192:80/jspui/handle/123456789/8574
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
15MECV09.pdf15MECV097.74 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.