Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/8576
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kadia, Munjal | - |
dc.date.accessioned | 2019-07-26T05:18:49Z | - |
dc.date.available | 2019-07-26T05:18:49Z | - |
dc.date.issued | 2017-06-01 | - |
dc.identifier.uri | http://10.1.7.192:80/jspui/handle/123456789/8576 | - |
dc.description.abstract | In today’s regularly advancing technological world its very important for the manufacturer to achieve a very great quality in the minimum time, in short a good time to market is high on demand. The verification of design enacted makes it a very vital part to ensure the quality of product and to ensure a bug-free design when provided to the customer. Here this thesis work describe complete a verification flow from RTL to GLS with timing constraints. The synthesized gate level netlist is generated, which also has the influence of physical constraints and timing constraints, from RTL.Verification Plan is designed as per the functional equivalency understood from the design for verifying the system interconnect of SoC for master slave configuration. In SoC level most of the IP’s come under the category of the Black Box verification, which makes it very vital for the verification engineer to design strictly as per specifications provided by the IP owner. The verification plan is formed for CMU(Clock Monitor Unit) and the test-cases are developed as per the plan and the IP design constraints, to check the connectivity with the SoC environment, interconnects and access the core and develop the test to check its functionality which is major task.. | en_US |
dc.publisher | Institute of Technology | en_US |
dc.relation.ispartofseries | 15MECV11; | - |
dc.subject | EC 2015 | en_US |
dc.subject | Project Report | en_US |
dc.subject | Project Report 2015 | en_US |
dc.subject | EC Project Report | en_US |
dc.subject | EC (VLSI) | en_US |
dc.subject | VLSI | en_US |
dc.subject | VLSI 2015 | en_US |
dc.subject | 15MEC | en_US |
dc.subject | 15MECV | en_US |
dc.subject | 15MECV11 | en_US |
dc.title | IP Verification at SoC Level | en_US |
dc.type | Dissertation | en_US |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
15MECV11.pdf | 15MECV11 | 2.11 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.