Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/8589
Title: | Efficient Physical Design Methodology & Convergence of Server SoCs Partitions |
Authors: | Shah, Devang |
Keywords: | EC 2015 Project Report Project Report 2015 EC Project Report EC (VLSI) VLSI VLSI 2015 15MEC 15MECV 15MECV24 |
Issue Date: | 1-Jun-2017 |
Publisher: | Institute of Technology |
Series/Report no.: | 15MECV24; |
Abstract: | In the process of ASIC manufacturing, the main aspect that remains after logic and circuit design is Physical design of the chip which basically covers floor planning, placement and routing in the lead. Considering the fact of increasing complexity in the physical design methodologies due to changing technology nodes and to compete with the rapidity of the changing market, the conventional methodology of physical design is inefficient at many points. Hence, an efficient methodology or more than one methodology is required to meet the design requirements promptly and accurately. The aim of this project is to propose an efficient physical design methodology which focuses on better placement and routing techniques, Timing to meet the desired specifications which will help to converge the design into quality product with the help of tools like Design Compiler, IC Compiler II, Prime Time, and Conformal LEC. |
URI: | http://10.1.7.192:80/jspui/handle/123456789/8589 |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
15MECV24.pdf | 15MECV24 | 3.2 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.