Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/8817
Full metadata record
DC FieldValueLanguage
dc.contributor.authorJhunjhunwala, Khushnuma-
dc.date.accessioned2019-08-30T11:47:57Z-
dc.date.available2019-08-30T11:47:57Z-
dc.date.issued2018-06-01-
dc.identifier.urihttp://10.1.7.192:80/jspui/handle/123456789/8817-
dc.description.abstractProcessor architecture verification is the process of uncovering bugs in the design of the processor.The ultimate goal of architectural verification is to deliver the design to market as bug free as possible. It is one of the biggest challenge industry is facing today, as the verification effort is often more than the design effort. "Random Instruction Sequencer (RIS)" tools are most commonly used across the processor design industry for verification and validation of processor design. Thus developing RIS tools would simplify the process of processor design verification which may prove helpful to considerably reduce time to product. The work presented here introduces a unified target configuration generation tool, for auto generation of architecture configuration files used to configure RIS tool. It achieves significant reduction in resource utilization by automating the process of configuration file generation which is being hand coded otherwise. It also includes development of Pre-generation and Post-generation Quality Assurance Tools for the MP RIS Tool which is used for verification of multi-processor environment. The Pre-generation QA tool discards the invalid test cases before generation and hence increases the efficiency of the MP RIS Tool by saving time and resources being used to generate invalid test cases. Whereas the Post-generation QA tool does the analysis of the generated test case to subsequently reduce the percentage of overhead instructions added compared to actually required instructions in a generated test case.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries16MECE06;-
dc.subjectEC 2016en_US
dc.subjectProject Reporten_US
dc.subjectProject Report 2016en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (ES)en_US
dc.subjectEmbedded Systemsen_US
dc.subjectEmbedded Systems 2016en_US
dc.subject16MECen_US
dc.subject16MECEen_US
dc.subject16MECE06en_US
dc.titleDeveloping Arm Architecture Verification Tools and Solutionsen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (ES)

Files in This Item:
File Description SizeFormat 
16MECE06.pdf16MECE061.49 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.