Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/8851
Full metadata record
DC FieldValueLanguage
dc.contributor.authorPannalal, Khatik Bhagvan-
dc.date.accessioned2019-09-04T08:56:32Z-
dc.date.available2019-09-04T08:56:32Z-
dc.date.issued2018-06-01-
dc.identifier.urihttp://10.1.7.192:80/jspui/handle/123456789/8851-
dc.description.abstractThe motivation of this project is to improve the testing methodology by providing low cost in-built feature like Built-In Self-Test in terms of power, area and speed which can make testing easy.With the increasing number of embedded memories in the modern system-on-chips (SOCs) and increasing number of transistor on embedded memories, the cost of memory testing becomes significant. Increasing number of transistor on embedded memory leads to the manufacturing defects as the number of transistor are closely placed on the silicon, probability of transistor being faulty is increases, so Built-in-self-test (BIST) is an effective technique for memory testing. The drawback of using BIST is the penalty in the performance as extra hardware will require additional area and that will lead to more routing and hence more area but considering the advantages of BIST, every designer chooses to use BIST. So, understanding of BIST becomes important for better design. In the high density memory, probability of the transistor getting faulty also increases and that would result in lesser yield. To increase the yield, Built-In Self-Repair (BISR) technique is used which is also known as Redundancy.The penalty of using this additional feature of memory is its performance. More area is used because of the redundant hardware and this will also give its impact on power and timing.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries16MECV11;-
dc.subjectEC 2016en_US
dc.subjectProject Reporten_US
dc.subjectProject Report 2016en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (VLSI)en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2016en_US
dc.subject16MECen_US
dc.subject16MECVen_US
dc.subject16MECV11en_US
dc.titleA Built-in Self-Test with Design for Testability Support for Embedded SRAMen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
16MECV11.pdf16MECV113.71 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.