Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/8866
Title: Pre-Silicon Verification of Design For Debug Logic in SoC
Authors: Shukla, Vanisha
Keywords: EC 2016
Project Report
Project Report 2016
EC Project Report
EC (VLSI)
VLSI
VLSI 2016
16MEC
16MECV
16MECV28
Issue Date: 1-Jun-2018
Publisher: Institute of Technology
Series/Report no.: 16MECV28;
Abstract: Pre-silicon verification techniques in use, cannot assure that all the bugs in software as well as hardware are spotted and removed before actual implementation of the design on silicon. In an analysis in the year 2007, it was observed that industry spends half of the total project duration in post-silicon validation and debugging.Design for debug methodology, helps in the speeding up post silicon debug by improving the internal signal observability of various system layers. The scope of this work is the coverage of such design for debug logic implemented to SoC for tracing internal signals and for accessing registers of SoC partitions during post silicon validation and debugging.The verification part related to implementation of these logic are emphasized more in this documentation. Adding to the above verification strategy and SV written for the same, some scripts(in Perl) are also included to aid faster debug of RTL simulation issues.
URI: http://10.1.7.192:80/jspui/handle/123456789/8866
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
16MECV28.pdf16MECV281.93 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.