Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/9144
Title: Pre-Silicon Verification and Debug Improvements in Server Class IPs
Authors: Dholakiya, Harsh
Keywords: EC 2017
Project Report
Project Report 2017
EC Project Report
EC (VLSI)
VLSI
VLSI 2017
17MEC
17MECV
17MECV06
Issue Date: 1-Jun-2019
Publisher: Institute of Technology
Series/Report no.: 17MECV06;
Abstract: This project is aiming at pre-silicon verification and debug improvements for the server class IPs. The first part is about pre-silicon verification and the second part is about the debug improvements for sever class IPs. The pre-silicon verification involves three components 1.) Understanding the functionality of the DUT that is to be verified 2.) Writing tests sequences to verify the functionality. 3.) Debug the failure we face during the process. Pre-silicon simulation debugs have grown exceedingly difficult and time-consuming over the past few years with the growing complexity of IPs. This project aims in improving the debug cycle of RTL simulations by building trackers around the RTL pipeline stages, arbiters etc. The trackers will monitor the transaction flow across the complete design and provide enough debug information about the parameters that enable/block the forward progress of transactions. The project also aims to come up with smarter methods to triage simulation failures which help improve debug throughput and efficiency. Debug improvements has been done by writing script and SV Assertions.
URI: http://10.1.7.192:80/jspui/handle/123456789/9144
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
17MECV06.pdf17MECV061.33 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.