Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/9150
Title: Frontend Validation of Memory Subsystem in SoC
Authors: Pandya, Parth
Keywords: EC 2017
Project Report
Project Report 2017
EC Project Report
EC (VLSI)
VLSI
VLSI 2017
17MEC
17MECV
17MECV12
Issue Date: 1-Jun-2019
Publisher: Institute of Technology
Series/Report no.: 17MECV12;
Abstract: In memory domain LPDDR4 is the latest technology which is designed for optimizing and increasing high performance, low power and to boost speed for mobile devices like smart phones, tablets & ultra thin notebooks. It operates at the rate of 4266 MT/s, which is nearly twice to LPDDR3. Here for low power LOW VOLTAGE SWING TER- MINATED LOGIC technique is used which is effective upto 50 percentage power save compare to LPDDR3. As speed and size has been improved using latest technology, ver- ification of LPDDR4 DRAM and entire memory subsystem becomes more critical and challenging. Here i have tried to verify some basic features of LPDDR4 as well as of Memory Subsystem. I have a written code for scoreboard and sequences for data gener- ation to verify different features of memory subsystem.
URI: http://10.1.7.192:80/jspui/handle/123456789/9150
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
17MECV12.pdf17MECV121.05 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.