Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/9153
Title: Validation of Power Management IC
Authors: Bhatnagar, Shalvi
Keywords: EC 2017
Project Report
Project Report 2017
EC Project Report
EC (VLSI)
VLSI
VLSI 2017
17MEC
17MECV
17MECV15
Issue Date: 1-Jun-2019
Publisher: Institute of Technology
Series/Report no.: 17MECV15;
Abstract: Power management integrated circuits or a system block are for managing power requirements of host system . It includes many power control and power conversion function and can be used to manage different power sources. They can be designed according to the devices especially for battery operated devices. Objective of this thesis is to validate the RTL design of PMIC and checking its operations for all probable cases.Tests are designed in such a way so that the check the functionality of the PMIC.There are tests for checking functionality like power sequence,registers read - write,JTAG interface tests when JTAG is used as main interface,USB tests when USB is used as primary interface. etc. Also BUCK converter,which is a component of PMIC is also validated.Buck IP verification is done using functional verification by OVM methodology and some features are covered using assertions. This thesis also develops the test environment for digital verification of BUCK IP,which is a mixed signal IP.
URI: http://10.1.7.192:80/jspui/handle/123456789/9153
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
17MECV15.pdf17MECV151.08 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.