Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/3484
Title: | Synthesis And APR Of Data-Path Module In Sensor Hub On 32nm/22nm Technology |
Authors: | Bhatt, Purav K |
Keywords: | EC 2010 Project Report 2010 EC Project Report Project Report 10MEC 10MECV 10MECV24 VLSI VLSI 2010 EC (VLSI) |
Issue Date: | 1-Jun-2012 |
Publisher: | Institute of Technology |
Series/Report no.: | 10MECV24 |
Abstract: | The thesis produced here is the outcome of performing RTL to GDS operation of the industry’s most talked digital circuit, i.e. Sensors. The thesis revolves around the entire SoC design cycle. It explores the entire design cycle step by step starting from RTL coding to the Sign-Off checks. The digital circuit presented here is essentially a datapath circuit which is responsible for taking in the data from general purpose Inputs and giving out the data to Outputs. The most important challenge faced by the industry is Power consumption. The thesis also explores the optimization strategies that can be used to optimize the Power. Together with the Power, TTM(Time To Market) is also an important aspect. The work done also focusses on the optimizing the digital circuit so that the tool is having only the required data to handle and thus the time of execution can be reduced. The Engineering Change Order script is developed to perform the ECO operation which can be used by any tool. The script is a tcl utility which utilizes the result of performing FEV, takes in the original netlist and the modified RTL. The script automatically changes the netlist as per the modified RTL. |
URI: | http://10.1.7.181:1900/jspui/123456789/3484 |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
10MECV24.pdf | 10MECV24 | 1.43 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.