Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/4018
Title: Design of Parallel Architecture For Correlator using FPGA
Authors: Patel, Dhaval D.
Keywords: EC 2011
Project Report 2011
EC Project Report
Project Report
11MEC
11MECV
11MECV09
VLSI
VLSI 2011
EC (VLSI)
Issue Date: 1-Jun-2013
Publisher: Institute of Technology
Series/Report no.: 11MECV09
Abstract: Modern high-performance digital signal processing (DSP) applications face constantly increasing performance requirements and are becoming increasingly challenging to develop and work with. In DSP paradigm, many researchers see potential in achieving algorithm speed-up by employing Field Programmable Gate Arrays (FPGAs) reconfigurable hardware with parallelism feature. However, developing applications for FPGAs incur particular challenges on the development flow. As a similarity measure, cross-correlation has  found application in a broad range of signal processing. A dedicated hardware implementation of cross correlation is crucial for the requirements of real-time high-speed tasks such as automatic target matching, recognition and tracking. One efficient parallel architectures for real-time implementation of correlator using field programmable gate array (FPGA) are proposed in this project. In these architectures, several novel efficient approaches are proposed to reduce logic resource usage and computation time. These architectures can be applied in different situations according to the practical available resource of the FPGA chip used. Design ,Simulation, implementation  realization of Multiple correlator in parallel architecture using embedded platform of Xilinx FPGA and Software suite. The outcomes of this work are a multi-channel correlator developed in a reconfigurable environment with new design methodology and I/O framework with software control application. The outcomes are used to demonstrate the potential of implementing DSP applications in a FPGA architecture and to discuss existing challenges and suggest possible solutions.
URI: http://10.1.7.181:1900/jspui/123456789/4018
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
11MECV09.pdf11MECV091.29 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.