Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/4028
Title: Parametrization of SRAM sub-system
Authors: Shah, Rahul K.
Keywords: EC 2011
Project Report 2011
EC Project Report
Project Report
11MEC
11MECV
11MECV20
VLSI
VLSI 2011
EC (VLSI)
Issue Date: 1-Jun-2013
Publisher: Institute of Technology
Series/Report no.: 11MECV20
Abstract: Creating reusable models typically requires that general-purpose models be written with re-definable parameters such as SIZE, WIDTH and DEPTH. With respect to coding parameterized Verilog models, two Verilog constructs that are over-used and abused are the global macro definition (`define) and the infinitely abusable parameter redefinition statement (defparam). This report will detail techniques for coding proper parameterized model for SRAM Controller, detail the differences between parameters and macro definitions, present guidelines for using macros, parameters, parameter definitions and also some added features in existing design with RTL quality check like Lintra and LEC on whole design for making it easy to synthesize. And also verifying the updated design by creating new test case which will mostly concentrating on verification of updated features in the design.
URI: http://10.1.7.181:1900/jspui/123456789/4028
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
11MECV20.pdf11MECV201.08 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.