Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/431
Title: | Architecture Evaluation for Programmable Logic in 65NM |
Authors: | Hirani, Chandresh |
Keywords: | EC 2006 Project Report 2006 EC Project Report Project Report 06MEC 06MEC006 VLSI VLSI 2006 |
Issue Date: | 1-Jun-2008 |
Publisher: | Institute of Technology |
Series/Report no.: | 06MEC006 |
Abstract: | A plurality of Electronically Reconfigurable Gate Array (ERCGA) logic circuits are interconnected via a reconfigurable interconnect, and electronic representations of large digital networks are converted to take temporary actual operating hardware form on the interconnected circuits. The reconfigurable interconnect permits the digital network realized on the interconnected circuits to be changed at will, making the system well suited for a variety of purposes including simulation, prototyping, execution and computing. The reconfigurable interconnect may comprise a partial crossbar that is formed of ERCGA circuits dedicated to interconnection functions, wherein each such interconnect ERCGA is connected to at least one, but not all of the pins of a plurality of the logic circuits. In STMicroelectronics we divide the programmable logic in two part software and hardware. Software part includes development of software for the use of PiCoGA architecture and hardware part includes development of different libraries in 90nm and 65 nm for the realization of that architecture. Work carried out in this group was to prepare complete library set which includes all basic functionality in 65nm technology using Structured ASIC. |
URI: | http://hdl.handle.net/123456789/431 |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
06MEC006.pdf | 06MEC006 | 2.81 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.