Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/4740
Title: Study and Analysis of SRAM Memory Compiler and Characterization
Authors: Makwana, Rohan
Keywords: EC 2012
Project Report
Project Report 2012
EC Project Report
EC (VLSI)
VLSI
VLSI 2012
12MEC
12MECV
12MECV16
Static Random Access Memory (SRAM)
Memory Compiler
Issue Date: 1-Jun-2014
Publisher: Institute of Technology
Series/Report no.: 12MECV16;
Abstract: As process technologies shrink, the size and number of memories on a chip are constantly increasing and memory designs become a more significant part of the overall system performance, efficiency, and cost. Random-Access Memories can be time consuming and tedious to custom design, and there are not many options for automating this process. Process design kits from foundries and vendors do not include memory compilers and commercial solutions require expensive licenses and are often un-modifiable and process specific. This thesis introduces Memory compiler, and its characterization methodology. The main objective of this project is to by providing a flexible and portable platform for generating and verifying memory designs across different technology node. Currently, the compiler generates Spice netlists for single port SRAM’s using the 28nm foundry, and provides timing/power characterization through Spice simulation. Memory Compiler can be parameterized by number of words, number of bits per word, desired aspect ratio, number of sub banks, degree of column muxing, etc. Area, delay, and energy consumption complex function of design parameters and generation algorithm worth experimenting with design space.
URI: http://hdl.handle.net/123456789/4740
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
12MECV16.pdf12MECV16743.51 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.