Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/4744
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Godhani, Dhaval M. | - |
dc.date.accessioned | 2014-08-07T12:07:04Z | - |
dc.date.available | 2014-08-07T12:07:04Z | - |
dc.date.issued | 2014-06-01 | - |
dc.identifier.uri | http://hdl.handle.net/123456789/4744 | - |
dc.description.abstract | PDK is short for "Process Design Kit". A PDK is a complete set of technology files to enable analog and mixed signal custom IC circuit design in the Design Environment. The "Process" in PDK is the specific foundry process supported by that PDK. A fully integrated PDK includes technologies file ( LVS, DRC, Parasitic Extraction, Spice Models) device symbols, CDF, callbacks, Pcells, PV rule files etc. Everything you need to do integrated circuit design. So, these design kits do not have any particular functionality. Rather the users that are the designers of various yields will use these PDK to test their design's functionality. Hence PDK is a central part of the circuit design. In Physical verification files, it includes runset files for Design Rule Check (DRC) and Layout vs. Schematic (LVS) checks, Design Rule Check(s) (DRC) is the area of Electronic Design Automation that determines whether the physical layout of a particular chip layout satisfies a series of recommended parameters called Design Rules. LVS performs a comparison process that verifies whether the geometric or layout implementation of a circuit matches the schematic representation. | en_US |
dc.publisher | Institute of Technology | en_US |
dc.relation.ispartofseries | 12MECV10; | - |
dc.subject | EC 2012 | en_US |
dc.subject | Project Report | en_US |
dc.subject | Project Report 2012 | en_US |
dc.subject | EC Project Report | en_US |
dc.subject | EC (VLSI) | en_US |
dc.subject | VLSI | en_US |
dc.subject | VLSI 2012 | en_US |
dc.subject | 12MEC | en_US |
dc.subject | 12MECV | en_US |
dc.subject | 12MECV10 | en_US |
dc.title | PDK (Process Design Kit) Backend Validation | en_US |
dc.type | Dissertation | en_US |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
12MECV10.pdf | 12MECV10 | 929.21 kB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.