Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/5236
Title: Error Resilience In Case Of Test Data Compression Technique For IP Core Based Soc
Authors: Mehta, Usha
Trivedi, Rakesh G.
Thaker, Nandish B.
Keywords: Error Resilience
Test Data Compression
IP Core based SoC
EFDR
EC Faculty Paper
Faculty Paper
ITFEC010
Issue Date: Jan-2014
Publisher: IAEME
Series/Report no.: ITFEC010-16;
Abstract: The fault coverage is the major quality criteria for any test data. Any bit flip in test data can reduce the fault coverage and hence yield. As per recent trends, use of preprocessed and compressed test data has been common for testing of IP core based SoC. The bit flip in such data can be more dangerous to fault coverage. Further, the hidden structure of IP core does not allow the system integrator to analyze the effect of bit flip on fault coverage. In this scenario, it is utmost necessary to make the test data compression method error resilient. In this paper, we have proposed a method to make test data error resilience. Its effect on % compression and test application time is calculated using highly cited ISCAS89 benchmark circuits. Also the on-chip decoder required for error resilient test data is proposed and corresponding results for area-overhead is shown.
Description: International Journal of Advanced Research in Engineering and Technology (IJARET), Vol. 5 (1), January, 2014, Page No. 24 - 35
URI: http://hdl.handle.net/123456789/5236
ISSN: 0976 - 6480
Appears in Collections:Faculty Papers, EC

Files in This Item:
File Description SizeFormat 
ITFEC010-16.pdfITFEC010-16229.51 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.