Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/6936
Title: Enhancement of HDL Based Memory Models
Authors: Patel, Jinisha
Keywords: EC 2014
Project Report
Project Report 2014
EC Project Report
EC (VLSI)
VLSI
VLSI 2014
14MEC
14MECV
14MECV15
Issue Date: 1-Jun-2016
Publisher: Institute of Technology
Series/Report no.: 14MECV15;
Abstract: As process of fabrication technologies advances, chip complexity increases and the design flow becomes more iterative. Iterations in the design flow cost money, time and engineering resources that adversely affect the time to market and cost of the devices being designed. This report deals with the development of a generic HDL models and describes the validation process and need for automation of validation environment of behavioral memory models. The project deals with Development of SP, ROM, p-REG & DPREG behavioral models and the use of SV verification environment to validate those behavioral models and using Shell Scripts to automate the validation process. The technology does affect the physical level of the design, but functionality does not change. The customer’s needs affect the model structure and the functionality, not the technology. Thus we always prefer that the given model works for the technology, not on that technology.
URI: http://hdl.handle.net/123456789/6936
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
14MECV15.pdf14MECV152.24 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.