Please use this identifier to cite or link to this item: http://10.1.7.192:80/jspui/handle/123456789/6936
Full metadata record
DC FieldValueLanguage
dc.contributor.authorPatel, Jinisha-
dc.date.accessioned2016-08-30T07:51:12Z-
dc.date.available2016-08-30T07:51:12Z-
dc.date.issued2016-06-01-
dc.identifier.urihttp://hdl.handle.net/123456789/6936-
dc.description.abstractAs process of fabrication technologies advances, chip complexity increases and the design flow becomes more iterative. Iterations in the design flow cost money, time and engineering resources that adversely affect the time to market and cost of the devices being designed. This report deals with the development of a generic HDL models and describes the validation process and need for automation of validation environment of behavioral memory models. The project deals with Development of SP, ROM, p-REG & DPREG behavioral models and the use of SV verification environment to validate those behavioral models and using Shell Scripts to automate the validation process. The technology does affect the physical level of the design, but functionality does not change. The customer’s needs affect the model structure and the functionality, not the technology. Thus we always prefer that the given model works for the technology, not on that technology.en_US
dc.publisherInstitute of Technologyen_US
dc.relation.ispartofseries14MECV15;-
dc.subjectEC 2014en_US
dc.subjectProject Reporten_US
dc.subjectProject Report 2014en_US
dc.subjectEC Project Reporten_US
dc.subjectEC (VLSI)en_US
dc.subjectVLSIen_US
dc.subjectVLSI 2014en_US
dc.subject14MECen_US
dc.subject14MECVen_US
dc.subject14MECV15en_US
dc.titleEnhancement of HDL Based Memory Modelsen_US
dc.typeDissertationen_US
Appears in Collections:Dissertation, EC (VLSI)

Files in This Item:
File Description SizeFormat 
14MECV15.pdf14MECV152.24 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.