Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/8586
Title: | Scalable and Modular Verification Environment for the Next Generation IP-Subsystems |
Authors: | Jain, Rupal |
Keywords: | EC 2015 Project Report Project Report 2015 EC Project Report EC (VLSI) VLSI VLSI 2015 15MEC 15MECV 15MECV21 |
Issue Date: | 1-Jun-2017 |
Publisher: | Institute of Technology |
Series/Report no.: | 15MECV21; |
Abstract: | Design reuse and verification reuse are important to satisfy time to market requirements. Reuse of verification environment across different designs of the domain improves the verification efficiency. This work will provide the comprehensive approach to create a scalable and modular framework which addresses the key challenges faced, with very little effort across multiple aspects of verification process. Re-usability in this work is been reflected in reuse of verification components. Tools like Perl Template Toolkit were used to because of its fast performance capability. It saved our coding time, effort and coding related errors. The tool named as random test measurement was developed to increase the debugging capabilities for the real time low power requirement problems. It generated the coverage related statistics to calculate average duration of simulation, number of its occurrence(sequences) and the duration of those sequences which can predict the amount of power consumption. Complex design of IP blocks involves multiple complex scenarios such as connectivity break and multiple registers are present in the design and hence, the connectivity check has been taken care by creating an interrupt connectivity checker, and different methods to test each and every register has been performed thoroughly. Hence the verification environment in this project is made scalable and modular so to make testbench components, register sequences and tests, coverage model reusable. |
URI: | http://10.1.7.192:80/jspui/handle/123456789/8586 |
Appears in Collections: | Dissertation, EC (VLSI) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
15MECV21.pdf | 15MECV21 | 1.34 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.