Please use this identifier to cite or link to this item:
http://10.1.7.192:80/jspui/handle/123456789/9105
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kumar, Aman | - |
dc.date.accessioned | 2020-07-15T06:56:30Z | - |
dc.date.available | 2020-07-15T06:56:30Z | - |
dc.date.issued | 2019-06-01 | - |
dc.identifier.uri | http://10.1.7.192:80/jspui/handle/123456789/9105 | - |
dc.description.abstract | A standard cell library is a collection of low-level electronic logic function such as AND, OR, INVERTER, flip-flops, latches, and buffers. These cells are realized as fixed-height, variablewidth full-custom cells. The key aspect with these libraries is that they are of a fixed height, which enables them to be placed in rows, easing the process of automated digital layout. The cells are typically optimized full-custom layouts, which minimize delays and area. So Standard cells plays a vital role in the SoC. The objective of project is to design the layouts of the standard cells as per the required specifications of customer, and to check the yield we have to check the design under various real world scenarios and in order to do that we check performance of design through various PVT (Process, Voltage and Temperature)corners with an aim that the circuit should be able to reliably operate at all the extreme conditions For that Monte carlo, cross corner, High sigma analysis is done. standard cell libraries have to be deliver on time. So in less time full packed library has to be created in which every cell has to be DRC and DFM clean. Standard cell libraries offer specific cells designed for various applications, balanced cells (inverters, buffers, flip flops), metastable flip flops (for synchronizer circuits), level shifters. So all these cells are created depending upon the need of customer which requires different processes. | en_US |
dc.publisher | Institute of Technology | en_US |
dc.relation.ispartofseries | 17MECE01; | - |
dc.subject | EC 2017 | en_US |
dc.subject | Project Report | en_US |
dc.subject | Project Report 2017 | en_US |
dc.subject | EC Project Report | en_US |
dc.subject | EC (ES) | en_US |
dc.subject | Embedded Systems | en_US |
dc.subject | Embedded Systems 2017 | en_US |
dc.subject | 17MEC | en_US |
dc.subject | 17MECE | en_US |
dc.subject | 17MECE01 | en_US |
dc.title | Analysis and Design Validation of Standard Cells Library | en_US |
dc.type | Dissertation | en_US |
Appears in Collections: | Dissertation, EC (ES) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
17MECE01.pdf | 17MECE01 | 1.42 MB | Adobe PDF | ![]() View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.