Browsing by Subject VLSI 2011

Jump to: 0-9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
or enter first few letters:  
Showing results 1 to 17 of 17
PreviewIssue DateTitleAuthor(s)
11MECV18.pdf.jpg1-Jun-2013Configuration Register ValidationUdani, Kausshalee A.
11MECV07.pdf.jpg1-Jun-2013Cryptography Algorithm On Reconfigurable HardwareMansur, Riyaz L.
11MECV01.pdf.jpg1-Jun-2013Design and Development of Memory Scrambling Checker and Improvement in Memory Characterization Flow for Advanced Technology NodesAdesara, Ankit M.
11MECV08.pdf.jpg1-Jun-2013Design and Simulation of 2.4 GHz Frequency SynthesizerPatel, Dharmesh Babubhai
11MECV15.pdf.jpg1-Jun-2013Design and Simulation of Current Mirror CircuitsSaiyed, FaizAhmed J.
11MECV16.pdf.jpg1-Jun-2013Design and Simulation of Third Generation Current Conveyor and Its ApplicationShah, Payal D.
11MECV09.pdf.jpg1-Jun-2013Design of Parallel Architecture For Correlator using FPGAPatel, Dhaval D.
11MECV03.pdf.jpg1-Jun-2013Development of DFT for TMC IP in SoCChotaliya, Miten Kaushikbhai
11MECV06.pdf.jpg1-Jun-2013Development of Veri cation Environment for PMB (Process monitoring Box) in nm TechnologyKansagra, Keyurkumar K.
11MECV14.pdf.jpg1-Jun-2013Development of Verification IP for LINFlex Controller using UVMPatel, Vivek Jayeshbhai
11MECV12.pdf.jpg1-Jun-2013Formal Equivalence Verification of Phase Locked LoopsPatel, Jigar Babulal
11MECV13.pdf.jpg1-Jun-2013Implementation of DFT in Automotive ChipPatel, Mehul
11MECV11.pdf.jpg1-Jun-2013Improvements to Intel's Analog IP Design Flows at Sub 32nm or below Process NodesPatel, Jaydeep
11MECV04.pdf.jpg1-Jun-2013Mixed Signal Validation of Multi Gigabit Serial InterconnectDholia, Jash
11MECV19.pdf.jpg1-Jun-2013Modeling of HDMI (High De nition Multimedia Interface) Compliance Test SpecificationPatel, Manan
11MECV20.pdf.jpg1-Jun-2013Parametrization of SRAM sub-systemShah, Rahul K.
11MECV10.pdf.jpg1-Jun-2013Quality Checks And Validation Of Memory IpsPatel, Himanshu